#### REVIEW ARTICLE



Ceramic Engineering & Science

# Crystalline IGZO ceramics (crystalline oxide semiconductor)—based devices for artificial intelligence

Semiconductor Energy Laboratory Co., Ltd., Atsugi, Japan

#### Correspondence

Shunpei Yamazaki, Semiconductor Energy Laboratory Co., Ltd., Atsugi, Japan. Email: yamazaki@sel.co.jp

#### **Abstract**

In 2009, a crystalline oxide semiconductor with a layered structure, which we refer to as *c*-axis–aligned crystalline indium-gallium-zinc oxide (CAAC-IGZO), was first discovered. CAAC-IGZO has a peculiar crystal structure in which clear grain boundaries are not observed despite high *c*-axis alignment and absence of *a-b* plane alignment. When compared to a Si field-effect transistor (FET), a metal-oxide-semiconductor (MOS) FET, utilizing CAAC-IGZO, presents lower off-state current (on the order of yA [10<sup>-24</sup> A]). These unique characteristics allow CAAC-IGZO to realize devices with low power consumption. With the emerging era of artificial intelligence, wherein power saving becomes more significant, CAAC-IGZO has attracted attention as a potential replacement for Si. This paper describes the characteristics and potentials of CAAC-IGZO for the development of memory devices with unprecedented functions.

#### KEYWORDS

 $gallium/gallium\ compounds,\ IGZO,\ indium/indium\ compounds,\ oxides,\ semiconductors,\ zinc\ oxide$ 

#### 1 | INTRODUCTION

Single-crystalline or polycrystalline indium-gallium-zinc oxide (IGZO) ceramics were first synthesized in 1985 by Dr. Noboru Kimizuka of the National Institute for Materials Science (formerly the National Institute for Research in Inorganic Materials).  $^{1,2}$  In 2009, c-axis—aligned crystalline IGZO (CAAC-IGZO) was identified to show a layered structure. With the associated properties, CAAC-IGZO has a high potential to be used in various semiconductor devices. Due to the extremely low off-state current ( $I_{\rm off}$ ), metal-oxide-semiconductor field-effect transistors (MOSFETs), including a crystalline oxide semiconductor CAAC-IGZO (OSFET), can realize devices with significantly lower power consumption as compared to state-of-the-art Si-based devices. For

instance, we have discovered that an OSFET with channel length (L)/channel width (W) of 0.8  $\mu$ m/100 mm demonstrates an extremely low  $I_{\rm off}$  of 6 yA/ $\mu$ m ( $10^{-24}$  A/ $\mu$ m), which had not been achieved previously.<sup>3</sup>

c-Axis—aligned crystalline indium-gallium-zinc oxide has been employed in various mass-produced display devices and is now anticipated to be a new material for display that would replace Si as a semiconductor material. In the large-scale integration (LSI) field, the emerging artificial intelligence (AI) era will require extremely low-power devices.

Compared with the human brain, current AI technologies cannot perform efficient processing and they consume significant power. For example, AlphaGo,<sup>4</sup> which has defeated a number of professional Go players, consumes 250 kW, whereas the human brain consumes only 20 W.<sup>5,6</sup> Enormous

This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.

© 2019 The Authors International Journal of Ceramic Engineering & Science published by Wiley Periodicals, Inc. on behalf of American Ceramic Society

Ceramic

Engineering & Science

power consumption is a serious limitation for AI data processing; thus, for practical application of AI, not only software but also hardware that enables more efficient processing needs to be developed.

In this paper, we describe several problems associated with the emerging AI era; the characteristics of a crystalline oxide semiconductor CAAC-IGZO; the features of an FET utilizing CAAC-IGZO; and the application of the crystalline oxide semiconductor to LSI.

### **EMERGING AI ERA PROBLEMS**

Various electronic devices employ Si LSI, and it is expected that the Si LSI market will exceed 400 billion dollars in coming years.

In AI, Si LSI is widely used for memory devices, arithmetic circuits, and peripheral circuits. However, AI powered by Si LSI faces several problems that must be addressed to assure an optimal prospect.<sup>7–9</sup> AI generates increasing amounts of data, that is, (a) the data explosion problem, (b) increasing latency in data transmission time, and (c) large power consumption of servers and terminals.

These are serious issues occurring with AI powered by Si LSI becoming widespread in our daily lives. In this study, we focus on the power consumption issue, which is of particular importance. It is noteworthy that South Korea, which dominates global semiconductor sales, has recently launched a large-scale project to reduce AI power consumption to 1/1000 of the current power consumption and develop a power-saving transistor. 10

Such initiative reflects a global trend toward shifting existing semiconductors to next-generation materials to reduce energy consumption.

In this context, we propose an LSI that utilizes a crystalline oxide semiconductor (OSLSI) as a next-generation semiconductor to enable low-power AI. We propose a dynamic random access memory (DRAM) with greatly reduced refresh frequency (dynamic oxide semiconductor RAM, DOSRAM, Section 6.2) and a nonvolatile oxide semiconductor RAM with unlimited write cycles (NOSRAM, Section 7) as memory using OSLSI, which are expected to realize "universal memory" (Section 3). We believe that application of the proposed crystalline oxide memory to AI will reduce AI energy requirements, enabling a resilient AI technology in the future.

#### 3 UNIVERSAL MEMORY

As shown in Figure 1, various types of memory are employed in the hardware and software components of AI applications. Since such memory devices consume an enormous amount of power, universal memory that satisfies the following requirements is needed to ensure efficient processing:

Unlimited write cycles;

Nonvolatility (data retention after power off);

High-speed switching;

Extremely low power;

Figure 2 compares the characteristics of memory devices including OSLSI, existing memory devices including Si LSI, and nonvolatile memory devices including other materials.

Existing memory, such as DRAM and static RAM (SRAM), is capable of high-speed writes and demonstrates good write endurance; however, data retained in volatile memory are lost when the device's power is turned off. In contrast, NOR flash memory and NAND flash memory, which are primarily used in nonvolatile memory, have low write speed, high write voltage, and limited write cycles.

The proposed memory utilizing CAAC-IGZO exhibits the advantages of both volatile memory and nonvolatile memory.

As mentioned previously, CAAC-IGZO has an extremely low  $I_{\rm off}$ . This feature helps realize memory that utilizes OSFETs with long retention time and a logic circuit with OSFETs that performs normally off operation; that is, the power is interrupted in a standby state.<sup>3,11</sup>



FIGURE 1 Hardware and software configuration for artificial intelligence (AI)



Comparison of write endurance, operating speed, and nonvolatility: (A) endurance vs. cycle time and (B) frequency vs. nonvolatility

Memory access occurs frequently in AI operations. However, nonvolatile memory including other materials, such as resistive RAM (ReRAM)<sup>12</sup> and magnetoresistive RAM (MRAM), <sup>13</sup> has poor write endurance. In principle, the proposed memory with OSFETs has excellent write endurance because data are rewritten by switching of transistors (as described in Section 7 below), implying CAAC-IGZO is a key technology to enable widespread practical applications of AI.

Such excellent characteristics of IGZO have already influenced LSI technology development efforts. For example, the Interuniversity Microelectronics Centre (IMEC), an international research institution, which is headquartered in Belgium and focuses on research, development, and innovation of VLSI, is working to move from using Si FETs in DRAM to using thin-film IGZO FETs. 14,15

The details of technologies utilizing IGZO are described below.

#### 4 **CAAC-IGZO**

Here, the features of a crystalline oxide semiconductor CAAC-IGZO are described in terms of crystal morphology.

Figure 3 shows new classification of IGZO ceramics. IGZO ceramics are classified into three categories, amorphous, crystalline, and crystal. We have confirmed the existence of an amorphous structure 16,17 only in simulation. 18,19 CAAC-IGZO is a crystalline phase that has a structure in the boundary region between an amorphous structure and a crystal structure, including single crystal and polycrystal.<sup>20–25</sup>

Dr. Noboru Kimizuka, who first synthesized single-crystalline IGZO, 1,2,26 indicated that the crystal morphology of CAAC<sup>21</sup> and nanocrystal (nc)<sup>22-24</sup> should be classified as an intermediate state that is neither an amorphous structure nor a crystal structure. Similarly, Dr. Yoshio Waseda mentioned that CAAC and nc should be put in the category of a novel boundary region.<sup>20</sup>

Note that a single-crystalline FET is typically used in Si LSI. The single-crystalline Si FET has high mobility but requires high process temperatures, which limits available substrates.

|                               | Novel boundary region <sup>[20]</sup>                                                   |                                |
|-------------------------------|-----------------------------------------------------------------------------------------|--------------------------------|
| Amorphous <sup>[16][17]</sup> | <u>Crystalline</u>                                                                      | Crystal[1][2][26]              |
| completely<br>amorphous       | CAAC [21]     nc [22][23][24]     CAC [25]     excluding single crystal and polycrystal | single crystal     polycrystal |

Intermediate state

FIGURE 3 Classification of indium-gallium-zinc oxide ceramics

A polycrystalline Si FET, which can be formed with a thin film deposited over a glass substrate, is used in display and other devices. However, using a polycrystalline Si FET may reduce mobility due to grain boundary scattering and may result in characteristic variations between FETs depending on the positional relationship between an FET and the grain boundaries. The polycrystalline Si FET also has a film uniformity problem. Thus, it is difficult to use an FET with grain boundaries for LSI that requires high-speed operation and downscaling.

The crystal morphology of CAAC can address those process and grain boundary problems.

A CAAC-IGZO film does not have clear grain boundaries, and our study revealed little difference in mobility between a single-crystalline IGZO FET and an OSFET.<sup>26</sup> In addition, the CAAC-IGZO can be formed easily by sputtering at low costs; thus, it is highly suitable for mass production.

Figure 4 shows the crystal structure of InGaZnO<sub>4</sub>. When seen from a direction perpendicular to the c-axis, the InGaZnO<sub>4</sub> crystal has a layered structure in which layers formed of In and O and layers formed of Ga, Zn, and O are stacked alternately.

Figure 5 shows transmission electron microscope (TEM) images of the crystal structure of CAAC-IGZO. In the crosssectional image in Figure 5B, atoms are arranged along parallel planes as in the crystal structure of InGaZnO<sub>4</sub> in Figure 4. However, in the plan-view image (a-b plane) in Figure 5A,



FIGURE 4 Crystal structure of InGaZnO<sub>4</sub>

hexagons and other crystal structures are shown, and no clear alignment is observed.

Figure 6A,B shows the in-plane XRD spectra and the out-of-plane XRD spectra of CAAC-IGZO. According to the International Crystal Structure Database, the peak is derived from a (009) plane of an  $InGaZnO_4$  crystal as shown in Figure 6B. Consequently, as shown in Figure 6A, there is no preferential orientation in the a-axis and b-axis directions, although the c-axis is aligned.

Figure 7 shows analysis results of the CAAC-IGZO using a Voronoi diagram, and the results indicate that the crystal grains are connected in a continuous manner.<sup>28</sup>

Formation of the Voronoi diagram (Figure 8) is explained. First, lattice points were extracted by analyzing the TEM image (Figure 8A), adjacent lattice points were connected with segments (Figure 8B), and a vertical bisector

of each segment was drawn (Figure 8C) to obtain points where perpendicular bisectors intersect (ie, Voronoi points) (Figure 8D). Note that a polygonal region surrounded by the segments that connect the obtained Voronoi points is referred to as a Voronoi region or a Voronoi polygon.

Figure 7B reveals the fact that most Voronoi polygons are hexagons in the single-crystalline IGZO (Figure 7C), whereas some of the Voronoi polygons are pentagons and heptagons in the CAAC-IGZO. This indicates that crystal grains in the CAAC-IGZO are interconnected with an atomic arrangement that is distorted by pentagons and heptagons.

Thus, a boundary region regarded as a grain boundary of polysilicon is not seen clearly in the CAAC structure. In enlarged images of regions (1) and (2) in Figure 7D, grain boundaries are shown by broken lines, but are not clearly shown as in Figure 7A.

Figure 7E shows how the hexagons with connected lattice points in the regions (1) and (2) change in the plane, with the color mapping.

Formation of the color mapping is explained with reference to Figures 9A,B. An average value (average distance a) between a reference point in Figure 9A and closest six lattice points was calculated. Then, a regular hexagon with a side of the average distance a and with the reference point as a center was formed. The regular hexagon was rotated with the reference point as a center, and an angle ( $0^{\circ} \le \theta < 60^{\circ}$ ) was obtained such that an average of distances between vertices of the regular hexagon and the closest lattice points is minimum. This process was conducted to all of lattice points, and the angle of the mode was set to  $30^{\circ}$  and was expressed with a color shown in Figure 9B. As shown in Figure 7E, the change in colors corresponding to the angles is continuous. A drastic color change will point to the existence of grain boundaries, but



**FIGURE 5** Transmission electron microscope images of *c*-axis–aligned crystalline indium-gallium-zinc oxide (CAAC-IGZO): (A) CAAC-IGZO plan-view image and (B) CAAC-IGZO cross-sectional image.<sup>27</sup> Reprinted from *SID Sym. Dig. Tech. Pap.*, **Vol. 46**, S. Yamazaki, J. Koyama, Y. Yamamoto and K. Okamoto, "Research, Development, and Application of Crystalline Oxide Semiconductor," pages 183-186, Copyright (2012), with permission from Wiley

YAMAZAKI ET AL.



Voronoi diagram and color mapping of c-axis-aligned crystalline indium-gallium-zinc oxide (CAAC-IGZO): (A) FFT-filtered image of CAAC-IGZO film; (B) number of Voronoi polygons of CAAC-IGZO; (C) number of Voronoi polygons of single-crystalline IGZO; (D) high-resolution plan-view transmission electron microscope image; (E) distribution of hexagonal lattice orientation (averaged radius: 1 nm); and (F), enlarged images of regions (1) and (2) in (D) and (E)

this is not observed. Thus, unlike in a polycrystalline IGZO, clear grain boundaries are not observed in the CAAC-IGZO film. This distinctive crystal connection is considered to be attributed to the crystal structure of IGZO. The c-axis slightly deviates from a direction perpendicular to the film surface. In addition, the IGZO crystals have characteristics that oxygen atoms are positioned between In, Ga, and Zn atoms and the layered crystal structure of IGZO is stable over a wide range of compositions. The bonding strength and the equilibration distance between a metal atom and an oxygen atom vary among In, Ga, and Zn. Therefore, it is assumed that the crystal structure of the CAAC-OS is tolerant to distortion and adjacent crystals are connected with some distortion. Presumably, an adverse effect of crystal grain boundaries is not observed owing to such a feature.

The CAAC-IGZO is a crystalline oxide ceramic material that demonstrates interesting properties related to this peculiar grain boundary feature. It can be used to realize FETs



Illustration of forming Voronoi diagrams: (A) extract lattice points from FFT-filtered image, (B) connect adjacent lattice points, (C) draw a vertical bisector of each segment, and (D) obtain points where perpendicular bisectors intersect

FIGURE 9 A, Illustration of forming color mapping, B, examples of colors corresponding to angles



that are unaffected by grain boundary scattering and have no leakage via recombination centers due to defects. As a result, we estimated that the extremely low  $I_{\rm off}$  on the order of yA/  $\mu$ m (10<sup>-24</sup> A/ $\mu$ m) was obtained, which is the most remarkable feature of an OSFET.

#### FEATURES OF CAAC-IGZO FET

#### 5.1 **OSFET fabrication conditions**

An FET using CAAC-IGZO, hereinafter referred to as OSFET, has been fabricated. Figure 10 is a perspective view of the fabricated OSFET. This OSFET is suitable for scaling



**FIGURE 10** Perspective view of the OSFET

down as a gate electrode can be formed in a self-aligned manner between a source electrode and a drain electrode.

c-Axis-aligned crystalline indium-gallium-zinc oxide was deposited on a Si oxide insulating film over a singlecrystal Si substrate using DC magnetron sputtering equipment. CAAC-IGZO with an In:Ga:Zn atomic ratio of 4:2:3 was formed by using a target with an In:Ga:Zn atomic ratio of 4:2:4.1 for deposition. CAAC-IGZO was deposited at a power of 0.5 kW, at a pressure of 0.7 Pa, with oxygen gas, at a substrate temperature of 200°C, and in a high-purity oxygen gas atmosphere.

The OSFET in Figure 10 has a Fin-type device structure in which a CAAC-IGZO channel is three-dimensionally surrounded by a top gate electrode through a top gate insulator. The source electrode and the drain electrode are formed over the CAAC-IGZO such that the top gate electrode is positioned between them. A back gate electrode is provided under the CAAC-IGZO, and voltage applied to the back gate electrode adjusts the threshold voltage  $(V_{sh})$ . The OSFET is fabricated at temperatures up to 400°C with the condition that the copper wiring and other components provided over or under the OSFET are not damaged.

### $I_{\rm off}$ characteristics

The  $I_{\rm off}$  of an OSFET is approximately 15 digits less than that

This  $I_{\text{off}}$  is therefore too low to observe, as the  $I_{\text{off}}$  of a single-device FET is below the lower measurement limit of



**FIGURE 11** Measurement method of  $I_{\rm off}$  and temperature dependence of leakage current in off-state of OSFET: (A) measurement concept, <sup>29</sup> (B) layout of test element group (DUT: L/W = 60 nm/60 nm  $\times$  20 000 FETs;  $W_{\rm total} = 1.2$  mm), and (C)  $I_{\rm off}$  characteristics<sup>34</sup>

most accurate measurement apparatuses. Therefore, the  $I_{\rm off}$  was measured as follows. <sup>29</sup>

As shown in Figure 11A, if there is minute leakage current while a device under test (DUT) is off, the voltage ( $V_{\rm F}$ ) of the floating node (FN) and the output voltage ( $V_{\rm out}$ ) decrease over time. The  $I_{\rm off}$  can be estimated on the basis of the reduction in  $V_{\rm out}$  ( $\Delta V$ ).

Figure 11B shows a layout of a test element group where 20 000 OSFETs with L/W of 60/60 nm are connected in parallel to make a large transistor with W of 1.2 mm. The change in  $V_{\rm out}$  can thus be monitored, so that the  $V_{\rm F}$  of the FN can be observed. As shown in the graph in Figure 11C, leakage current of 300 yA per W of 1  $\mu$ m was measured at 85°C.

#### 5.3 | Mobility comparison with Si FET

A typical guiding principle for improvement of LSI performance is downscaling of FETs.

Figure 12A shows L dependence of drift mobility of Si FET and OSFET with the same drain voltage. The drift

mobility of OSFET was obtained in reference to theoretical studies.<sup>30</sup> Figure 12A also shows measurement results of field-effect mobility of the OSFET. The measurement results meet the theoretical studies. Figure 12B shows the mobility ratio of Si FET to OSFET.

The mobility of an OSFET is less affected by L as compared to that of a Si FET, suggesting that the mobility of an OSFET would be close to 1/5 of that of a Si FET with scaling down to L of 20 nm.

#### 5.4 | Initial characteristics

The variations ( $V_{\rm sh}$  and on-state current [ $I_{\rm on}$ ]) of 26 OSFETs on one substrate by the Smirnov-Grubbs test (significance level of 5%) were evaluated. Figures 13 and 14 are normal probability plots of  $V_{\rm sh}$  and  $I_{\rm on}$  of the OSFETs with L/W=60/60 nm. The fabricated OSFETs were evaluated after being subjected to a thermal budget stress of  $N_2$  treatment at 400°C for 8 hours. Here,  $V_{\rm sh}$  is a gate voltage ( $V_{\rm g}$ ) at 1 pA when a drain voltage ( $V_{\rm ds}$ ) is 1.2 V.  $I_{\rm on}$  is a drain current at  $V_{\rm ds}=1.2$  V when





**FIGURE 12** Mobility comparison between OSFET and Si FET: (A) L dependence and (B) mobility ratio of Si FET to OSFET, where  $(\mu_{\text{drift}}(A,B))$  is the drift mobility derived from a calculation of electron velocity  $(\nu=\mu E)$ , and  $\mu_{\text{FE}}(C)$  is calculated from actual measurement data,  $\mu_{\text{FE}} = \max \left[ \frac{2L}{WC_{\text{ox}}} \left( \frac{\partial \sqrt{l_d}}{\partial V_g} \right)^2 \right]^*$  Monte Carlo simulation based on Silvaco, Inc. TCAD modevice ex02<sup>34</sup>



**FIGURE 13** Normal probability plot of  $V_{\rm sh}$  of OSFET with L/W=60 nm/60 nm (sample size = 26, average = -0.11 V,  $\sigma=35$  mV,  $V_{\rm d}=1.2$  V [obtained by the Smirnov-Grubbs test; significance level of 5%])



**FIGURE 14** Normal probability plot of  $I_{on}$  of OSFET with L/W = 60 nm/60 nm (sample size = 26, average = 5.85  $\mu$ A,  $\sigma$ / average = 7.7% [obtained by the Smirnov-Grubbs test; significance level of 5%])

 $V_{\rm gs} = V_{\rm sh} + 2.5$  V. The variations of  $V_{\rm sh}$  and  $I_{\rm on}$  were  $\sigma = 35$  mV and 7.7%, respectively. The variation of  $V_{\rm sh}$  has achieved 35 mV, which approaches the variation values of CMOS, indicating commercial suitability.

#### 5.5 | Reliability evaluation

The reliability of the OSFET was evaluated next. The reliability test used four elements (samples) on one substrate, and a positive gate bias temperature stress test (PGBT test) was conducted with a stress voltage condition of 10% raise of an operation voltage (nominal value). In the PGBT test, a positive

bias stress was applied to the OSFET's gate electrode to check temporal variations in characteristics of the OSFET. The test was conducted at a temperature of 150°C with a stress (3.63 V) applied to the gate electrode. Figure 15 shows the PGBT test results. From the results obtained with four samples, the lifetime of the OSFET was calculated to be 1200 hours or longer, when the lifetime is defined as the period of time that the shift amount of  $V_{\rm sh}$  ( $\Delta V_{\rm sh}$ ) is within 100 mV. Variations of other parameters (S.S. [mV/dec],  $I_{\rm on}$  [A], and  $\mu_{\rm FE}$  [cm²/Vs]) were sufficiently small. The initial characteristics and reliability performance that were obtained in the tests indicate that we have reached a point where we can evaluate the OSFET's commercial viability.

### 5.6 | Cutoff frequency $f_{\rm T}$

Next, the high-speed current characteristics of an OSFET were measured. The driving force  $(g_{\rm m})$  per gate load  $(C_{\rm g})$  can be estimated with cutoff frequency  $(f_{\rm T})$ . Here,  $f_{\rm T}$  refers to the frequency at which the current gain becomes 1, and the  $f_{\rm T}$  of a bulk Si FET with a gate length of 30 nm is approximately 300 GHz. Figure 16 shows the  $f_{\rm T}$  measurement results for an OSFET with L/W of 25/21 nm. As shown in Figure 16, the  $f_{\rm T}$  value ranges from 24 to 29 GHz. This OSFET has a back gate electrode, and a change in voltage applied to the back gate electrode  $(V_{\rm bg})$  can adjust the  $V_{\rm sh}$ . In general, not only  $V_{\rm sh}$  but also  $C_{\rm g}$  or mobility may vary with  $V_{\rm bg}$ ; however, the  $f_{\rm T}$  of the OSFET will only change slightly with  $V_{\rm bg}$  and 30 GHz is obtained.

## 6 | OSFET MEMORY CHARACTERISTICS

# 6.1 | DOSRAM: a memory enabling high operating frequency

A memory called dynamic oxide semiconductor random access memory (DOSRAM)<sup>33</sup> has been fabricated. This memory's peripheral circuits are formed with Si FETs, and an OSFET is used as 1T of its 1T1C (one transistor and one capacitor) memory cell. Figure 17 shows the prototyped DOSRAM's (A) cross-sectional view of its stacked layer structure, (B) 8-kB chip micrograph, <sup>33</sup> and (C) memory cell circuit diagram. OSFETs can be formed on top of insulators, insulating films, or Si LSIs.

In DOSRAM, the number of cells per bit line is reduced by stacking OSFET on top of Si FET, which in turn makes the load on each bit line smaller and reduces the capacitance. Having OSFET, which enables low  $I_{\rm off}$ , in its memory cells, DOSRAM can store data for a longer time with a smaller capacitance than DRAM with Si memory cells.

The prototype is a CPU-embedded 8-kB DOSRAM.<sup>33</sup> The DOSRAM has an operating frequency of 30 MHz that is applied to CPU, and its data retention time is more

YAMAZAKI ET AL.



**FIGURE 15** Positive gate bias temperature stress test results (stress condition:  $V_g = 3.63 \text{ V}$ , 150°C) showing temporal variations of (A)  $\Delta V_{sh},$  (B)  $I_{on}$  (V  $_{d}$  = 1.2 V, V  $_{g}$  = 3.3 V), (C) S.S. (V  $_{d}$  = 1.2 V), and (D)  $\mu_{FE}$ 



FIGURE 16 Cutoff frequency  $f_T$  of OSFET with L/W of 25 nm/21 nm<sup>32</sup>

than 1 hour. The CPU's operating frequency at 30 MHz is a bottleneck to the memory's performance, and a standalone DOSRAM is estimated to have a higher operating frequency.



FIGURE 17 DOSRAM module with stacked Si and OSFETs: (A) cross section, (B) chip micrograph, <sup>33</sup> and (C) circuit diagram of memory cell

The DOSRAM module's operating frequency and retention time were estimated based on its design and characteristics of a single OSFET.

The block diagram of a 1-MB DOSRAM module used for estimation is shown in Figure 18. In the 1-MB DOSRAM module, a memory with the same configuration as the 8-kB

15

**FIGURE 18** 1-MB DOSRAM module (cell size:  $0.56 \, \mu m^2$ ; storage capacitor: 3D-MIM 3.5 fF; memory density: 1MB; configuration: 8 wl × 128 bl × 16 blocks × 4 subarrays × 16; data bus: 32b; array type: open array; supply voltage: VDD = 1.2 V; OS gate =  $-0.8 \, \text{V}/2.5 \, \text{V}$ ; BL loading: 90 ohm; 8 fF)

**FIGURE 19** Method of estimating operating frequency of 1-MB DOSRAM: (A) circuit diagram of DOSRAM memory cell, (B) relationship between retention potential and time during write operation of memory cell shown in (A), (C) the  $V_{\rm gs}$  and  $V_{\rm ds}$  trajectory during "High" potential writing of a memory cell, and (D) relationship between  $I_{\rm d}$  and  $V_{\rm s}$  when the source potential of a single OSFET is swept



DOSRAM prototype (made up of four 2-kB subarrays) constitutes 1 block, and 16 of these blocks are arranged to form a 1-MB DOSRAM. The load on the bit line is 90  $\Omega$  and 8 fF, and the storage capacitor is 3.5 fF.

The operating frequency and data retention time of the 1-MB DOSRAM shown in Figure 18 are estimated based on characteristics obtained from a single OSFET.

Figure 19 illustrates how operating frequency is estimated from a single OSFET's characteristics. Figure 19A shows the circuit diagram of the memory cell and peripheral circuits of DOSRAM. Figure 19B depicts the potential of the storage node (SN) when a word line is selected to write "High" potential so that the node potential changes from "Low" to "High" (hereinafter referred to as "High"

potential writing). Normal write operations are carried out when the potential of SN  $(V_{SN})$  reaches the write-determine voltage  $(V_{\rm W})$ . Charge time  $(t_{\rm c})$  is defined as the amount of charge time required for normal write operations.

Figure 19C shows the trajectory of the OSFET's drainsource and gate-source voltage during "High" potential writing. In the memory write operations, the "High" potential writing is the worst condition of write time.

By conducting an  $I_d$ - $V_s$  measurement of a single FET based on the trajectory of the driving voltage shown in Figure 19C, the memory cell's current during write operations can be measured accurately. In fact, the trajectory of the driving voltage is obtained from  $I_d$ - $V_s$  measurements (in which  $V_{\rm d}$  and  $V_{\rm g}$  are set constant). This current characteristic is shown in Figure 19D.

The operating frequency is estimated with the following steps:

 $I_d$ - $V_s$  is measured based on the trajectory of the driving voltage when writing to the memory cell.

The charge curve of SN shown in Figure 19B is calculated using  $I_d$ - $V_s$  measurement results and the Equation that is based on Coulomb's law.

$$t_{\rm c} = C_{\rm s} \int_0^{V_{\rm w}} \frac{\mathrm{d}V_{\rm s}}{I_{\rm d}(V_{\rm s})} \tag{1}$$

With Equation,  $t_c$  needed for "High" potential writing can be estimated.

3. The cycle time-to- $t_c$  ratio is obtained from the layout-based simulation of the 1-MB DOSRAM module, and the operating frequency is then estimated from  $t_c$ .

Figure 20A illustrates the method of estimating the retention time of the 1-MB DOSRAM module. The written and stored "High" potential decreases over time due to cell leakage current. In DOSRAM, the OSFET's drain leakage current is expected to be dominant as the cell transistor does not have a body terminal and leakage current from the capacitor is minimal. The OSFET's drain current exhibits exponential behavior with respect to a wide voltage range in the subthreshold region. As shown in Figure 20B, the retention time is estimated based on the  $I_{\mathrm{d}}\text{-}V_{\mathrm{gs}}$  measurement results. The  $I_{\mathrm{off}}$  of the OSFET is extremely low, and as described in Section 5.4, its actual value cannot be measured without a special method. Therefore, the drain current  $(I_{cut})$  obtained from the  $V_s$  and the



FIGURE 20 Method of estimating retention time of 1-MB DOSRAM: (A) relationship between retention potential and time of memory cell in assumed 1-MB DOSRAM after writing "High," and (B)  $I_{\rm d}$ - $V_{\rm gs}$  measurement of a single OSFET



FIGURE 21 Estimation results of operating frequency and retention time of DOSRAM, which are evaluated according to the estimation methods in Figures 19 and 20 (sample: three devices, L/W = 60 nm/60 nm,  $V_{\rm g}({\rm off})/V_{\rm g}({\rm on}) = -0.8 \text{ V}/2.5 \text{ V},$  $V_{\rm bg} = -5.7 \text{ V})^{34}$ 



FIGURE 22 NOSRAM circuit diagram



**FIGURE 23** Prototype NOSRAM: (A) single-layer 1-kb NOSRAM<sup>35</sup> © 2018 IEEE. Reprinted, with permission, from S. Maeda et al, *ISSCC Dig. Tech. Pap.*, (2018) 486 and (B) stacked layer 1 Mb NOSRAM<sup>36</sup> © 2017 IEEE. Reprinted, with permission, from T. Ishizu et al, *IEEE Symp. VLSI Circuits Dig. Tech. Pap.*, (2017) C163

S.S. needs to be estimated as the cell leakage current when the word line is not selected. The DOSRAM module's expected retention time  $(t_{\rm r})$  can be estimated using Equation , which includes this cell leakage current  $(I_{\rm cut})$ , the design value of allowable retention voltage variation  $(V_{\rm p})$ , and the design value of capacitance  $(C_{\rm s})$ .

$$t_{\rm r} = C_{\rm s} \frac{V_{\rm p}}{I_{\rm cut}} \tag{2}$$

Figure 21 shows the estimation results of operating frequency and retention time using the evaluation methods depicted in

Figures 19 and 20. The estimation results reveal that the prototyped OSFET requires refreshing (the energy supply required to record the same value) less than once per hour in a wide range of temperature between  $-40^{\circ}$ C and  $125^{\circ}$ C. In contrast, a DRAM that uses Si FET for its memory cell requires refreshing once every dozens of milliseconds. As power consumption is directly correlated to refresh frequency, DOSRAM that has low refresh frequency is more effective for usage in larger computers. In this case, to replace DRAM with DOSRAM for practical use, an operating frequency of more than 100 MHz is required for DOSRAM. The horizontal dotted line in Figure 21 shows that the prototyped OSFETs (sample: 3 devices) have achieved adequate memory characteristics of both an operating frequency of more than 100 MHz and a refresh frequency of less than once per hour.

#### 6.2 | NOSRAM

NOSRAM is a memory with OSFETs that has unlimited write cycles in principle, which is suitable for universal memory.

Figure 22 shows a circuit diagram of a NOSRAM cell composed of two transistors and one capacitor. The NOSRAM cell can be configured with a stack of an OSFET and a Si FET (ie, a hybrid structure). The NOSRAM cell can also comprise only OSFETs. A NOSRAM module can be configured with a stack of OSFETs and Si FETs. A NOSRAM module can also be configured with a single layer of OSFETs, in which case peripheral circuits comprise only OSFETs. Figure 23A shows a memory module with a single layer of OSFETs, 35 and Figure 23B shows a memory module with a stacked layer of OS and Si FETs (the hybrid structure). 36

The write endurance of Si flash memory is generally around 10<sup>4</sup>. Figure 24 shows the device structure of Si floating gate nonvolatile memory with a control gate, which is a basic patent<sup>37</sup> for current flash memory. S. Yamazaki, one of the present authors, invented this structure in 1970. After that, flash memory was mass-produced from TOSHIBA CORPORATION and is in common use even nowadays all over the world.

In the Si floating gate nonvolatile memory with a control gate, electric charge is injected into and released from the floating gate through a gate insulating film (Figure 24); thus, damage



**FIGURE 24** Device structure of Si floating gate nonvolatile memory

caused by the injection of the electric charge degrades the gate insulating film, which limits the number of write cycles.

NOSRAM with the circuit shown in Figure 22 does not require injection of electric charge through a gate insulating film. Here, charging and discharging of storage capacitor, which correspond to write, are performed by turning on/off the OSFET; therefore, such degradation does not occur in principle. In addition, since the  $I_{\rm off}$  of the OSFET is on the order of yA/ $\mu$ m, electric charge stored on the floating node (FN) can be held in nonvolatility.

Figure 25 shows changes in voltages of the floating node at writing and erasing in the NOSRAM write cycles. The room temperature (R.T.) data show the characteristics of a device with OSFETs,<sup>34</sup> and the 85°C data show the characteristics of a device with a hybrid structure (OS and Si FETs). NOSRAM operates normally even after 10<sup>14</sup> rewrites at R.T. and at 85°C.

In general, universal memory requires high-speed writes, erases, and reads and long retention time as shown in Figure 2. NOSRAM is expected to achieve high-speed operation at a frequency of 100 MHz and data retention of greater

than 10 years at 85°C by a  $V_{\rm th}$  control technology. The operating frequency and retention time of NOSRAM were estimated by controlling  $V_{\rm th}$  with  $V_{\rm bg}$  so that  $I_{\rm cut}$  has a value low enough to achieve the retention time of 10 years at 85°C (Figure 26). The graph for 125°C (Figure 26) demonstrates that data retention of approximately over 1 year is possible. A low  $V_{\rm bg}$  value can increase the data retention period, and assuming  $I_{\rm off}$  to be ideal, data retention of 2.3 × 10<sup>9</sup> years (2.3 billion years) would be possible at -40°C according to the calculation. This period is half of the 4.6 billion years since the earth was formed. That is, there is a possibility that data would be retained for hundreds of thousand years, enabling an unprecedented knowledge storage platform.

#### 7 | CONCLUSIONS

Here, we report on the discovery of CAAC-IGZO, which is a novel crystalline oxide ceramic suitable for memory technologies.



**FIGURE 25** NOSRAM write characteristics: (A) R.T.<sup>34</sup> and (B) 85°C<sup>34</sup>



**FIGURE 26** Estimation results of operating frequency and retention time of NOSRAM, which were evaluated according to the estimation method in Figures 19 and 20 (sample: one device; L/W = 60 nm/60 nm;  $V_g(\text{off})/V_g(\text{on}) = -1.47 \text{ V}/1.83 \text{ V}$ ;  $V_{bg} = -3.0 \text{ V}$ )<sup>34</sup>

c-Axis—aligned crystalline indium-gallium-zinc oxide has a structure in a novel boundary region, which differs from single-crystalline, polycrystalline, and amorphous structures. The crystalline structure has not been known and demonstrates interesting properties. Clear grain boundaries are not observed in CAAC-IGZO despite high c-axis alignment and absence of a-b plane alignment. The crystal grains in the CAAC-IGZO were suggested to be interconnected with a distorted atomic arrangement by the analysis of the Voronoi diagram.

We propose the CAAC-IGZO as a next-generation material for LSI to replace the current mainstream Si. The CAAC-IGZO is expected to offer solutions to the significant power consumption issue for the emerging AI era.

An OSFET can be formed by sputtering and is thus suitable for mass production. The most remarkable feature of an OSFET is the extremely low  $I_{\rm off}$  (on the order of yA/  $\mu$ m [ $10^{-24}$  A/ $\mu$ m]). The mobility of an OSFET is suggested to be close to 1/5 of that of a Si FET with scaling. Due to the unique characteristics of an OSFET, DOSRAM and NOSRAM, which are memory devices with low power consumption, have been realized. DOSRAM is a DRAM with greatly reduced refresh frequency. NOSRAM is a memory with OSFETs that can operate normally even after  $10^{14}$  rewrites, which can be configured with an OSFET/Si FET hybrid structure. NOSRAM can also comprise only OSFETs.

The memories with OSFETs are able to operate at high frequency of 100MHz or more in a wide temperature range.

In principle, DOSRAM and NOSRAM with OSFETs have unlimited write cycles, which is expected to facilitate the realization of extremely low-power memory that does not need to be refreshed. Both memories are optimal for applications to products that require low power usage (eg, AI products).

#### **ORCID**

*Shunpei Yamazaki* https://orcid.org/0000-0001-6055-8987

#### REFERENCES

- Kimizuka N, Mohri T. Spinel, YbFe2O4, and Yb2Fe3O7 types of structures for compounds in the In2O3 and Sc2O3-A2O3-BO systems [A: Fe, Ga, or Al; B: Mg, Mn, Fe, Ni, Cu, or Zn] at temperatures over 1000 C. J Solid State Chem. 1985;60:382–4.
- Nakamura M, Kimizuka N, Mohri T. The phase relations in the In2O3-Ga2ZnO4-ZnO system at 1350 C. J Solid State Chem. 1991;93:298–315.
- Tamura H, Kato K, Ishizu T, Uesugi W, Isobe A, Tsutsui N, et al. Embedded SRAM and cortex-M0 core using a 60-nm crystalline oxide semiconductor. IEEE Micro. 2014;34:42–53.

- Silver D, Huang A, Maddison CJ, Guez A, Sifre L, Van den Driessche G, et al. Mastering the game of Go with deep neural networks and tree search. Nature. 2016;529:484–9.
- 5. Kawai T, Yajima H, Shirai M, Yamazaki A, Nishimura M, Hasegawa K, et al. 生物機能を利用したデバイス分野の技術戦略策定に向けて (Toward the formulation of technology strategies in the field of devices using biological functions). Kawasaki, Japan: NEDO, Technology Strategy Center; 2017. 20p. Report No.: 23.
- Ames H, Versace M, Gorchetchnikov A, Chandler B, Livitz G, Léveillé J, et al. Persuading computers to act more like brains. In: Kozma R, Pino RE, Pazienza GE, editors. Advances in neuromorphic memristor science and applications. Dordrecht, the Netherland: Springer 2012, p.37–63.
- Gantz J, Reisel D. The digital universe decade-Are you ready? [Internet]. Framingham, MA: IDC; 2010 [cited Jan 9, 2019]. Available from https://www.emc.com/collateral/analyst-reports/idc-digital-universe-are-you-ready.pdf
- Salvo BD. Brain-inspired technologies: towards chips that think. 2018 IEEE International Solid-State Circuits Conference Digest of Technical Papers. San Francisco, CA: IEEE; 2018: p. 12–8. https://doi.org/10.1109/isscc.2018.8310165
- U.S. Energy Information Administration. International energy outlook 2016. Washington DC: United States Department of Energy, U.S. Energy Information Administration; 2016. 276p.
- Juyeop H. South Korean government to plan on national semiconductor mega project [Internet]. Korea: Etnews; 2017 [cited Jan 5, 2019]. Available from: http://english.etnews.com/2017082220 0001
- 11. Ohmaru T, Yoneda S, Nishijima T, Endo M, Dembo H, Fujita M, et al. Eight-bit CPU with nonvolatile registers capable of holding data for 40 days at 85°C using crystalline In-Ga-Zn oxide thin film transistors. Extended Abstracts of the 2012 International Conference on Solid State Devices and Materials. Kyoto, Japan: The Japan Society of Applied Physics; 2012: p. 1144–5. https://doi.org/10.7567/ssdm.2012.j-5-2
- Calderoni A, Sills S, Ramaswamy N. Performance comparison of O-based and Cu-based ReRAM for high-density applications. Proceedings of 2014 IEEE 6th International Memory Workshop. Taipei, Taiwan: IEEE; 2014: p. 5–9. https://doi.org/10.1109/ imw.2014.6849351
- Yu HC, Lin KC, Lin KF, Huang CY, Chin YD, Ong TC, et al. Cycling endurance optimization scheme for 1Mb STT-MRAM in 40nm technology. 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers. San Francisco, CA: IEEE; 2013: p. 224–6. https://doi.org/10.1109/isscc.2013.6487710
- Kar GS, Furnemont A. Emerging memories for the zettabyte era. Solid State Technol. 2018:61:14–7.
- Cosemans S. Advanced memory, logic and 3D technologies for in-memory computing and machine learning. Presentation at 2019 International Solid-State Circuits Conference; Feb 17, 2019; San Francisco, CA.
- Nomura K, Ohta H, Takagi A, Kamiya T, Hirano M, Hosono H. Room-temperature fabrication of transparent flexible thinfilm transistors using amorphous oxide semiconductors. Nature. 2004;432:488–92.
- 17. Kamiya T, Kimoto K, Ohashi N, Abe K, Hanyu Y, Kumomi H, et al. Electron-beam-induced crystallization of amorphous In-Ga-Zn-O thin films fabricated by UHV sputtering. Proceedings

# Ceramic Engineering & Science

- of the 20th International Display Workshops. Sapporo, Japan: International Display Workshops; 2013: p. 280–1.
- 18. Kurosawa Y, Nonaka Y, Ishihara N, Oota M, Yamada Y, Nishino S, et al. The crystallinity of nano-crystalline IGZO thin films. Proceedings of the 75th Autumn Meeting of the Japan Society of Applied Physics. Sapporo, Japan: The Japan Society of Applied Physics; 2014: 21-033.
- Yamazaki S, Suzawa H, Inoue K, Kato K, Hirohashi T, Okazaki K, et al. Properties of crystalline In–Ga–Zn-oxide semiconductor and its transistor characteristics. Jpn J Appl Phys. 2014;53: 04ED18 1–10.
- Waseda Y, Sugiyama K, Kawamana T. Nanometer-sized crystalline clusters of IGZO films determined from the grazing incidence xray scattering and anomalous x-ray scattering data combined with reverse monte carlo simulations. Mater Trans. 2018;59:1691–700.
- 21. Yamazaki S, Hirohashi T, Takahashi M, Adachi S, Tsubuku M, Koezuka J, et al. Back-channel-etched thin-film transistor using c-axis-aligned crystal In-Ga-Zn oxide. J Soc Inf Disp. 2014;22:55–67.
- 22. Ito S, Takahashi E, Dairiki K, Oota M, Hirohashi T, Takahashi M, et al. Analysis of nanoscale crystalline structure of In-Ga-Zn-O thin film with nano beam electron diffraction. Proceedings of 2013 Twentieth International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD). Kyoto, Japan: IEEE; 2013: p. 151–4.
- 23. Takashi M, Hirohashi T, Tsubuku M, Ishihara N, Oota M, inventors; Semiconductor Energy Laboratory Co., Ltd., assignee. 半導体装置 (Semiconductor device). Japanese Patent JP 5894694. Mar 30, 2016.
- Yamazaki S, Takahashi M, Kimizuka N, inventors; Semiconductor Energy Laboratory Co., Ltd., assignee. Oxide semiconductor. United States Patent US 9,153,652. Oct 6, 2015.
- 25. Yamazaki S, Shima Y, Hosaka Y, Okazaki K, Koezuka J. Achievement of a high-mobility FET with a cloud-aligned composite oxide semiconductor. Jpn J Appl Phys. 2016;55:115504.
- 26. Yamada Y, Matsubayashi D, Matsuda S, Sato Y, Ota M, Ito D, et al. Single crystalline In-Ga-Zn oxide films grown from c-axis aligned crystalline materials and their transistor characteristics. Jpn J Appl Phys. 2014;53:091102 (1–6).
- Yamazaki S, Koyama J, Yamamoto Y, Okamoto K. Research, development, and application of crystalline oxide semiconductor. Dig Tech Pap – Soc Int Disp Int Symp. 2012;43:183–6.
- 28. Yamazaki S. The behavior of c-axis-aligned a-b-plane-anchored crystal (CAA crystal). ECS Trans. 2015;67:29–40.
- Kato K, Shionoiri Y, Sekine Y, Furutani K, Hatano T, Aoki T, et al. Evaluation of off-state current characteristics of transistor using oxide semiconductor material, Indium–Gallium–Zinc oxide. Jpn J Appl Phys. 2012;51:021201 (1–7).
- Matsuda S, Kikuchi E, Yamane Y, Okazaki Y, Yamazaki S. Channel length dependence of field-effect mobility of c-axis-aligned

- crystalline In-Ga-Zn-O field-effect transistors. Jpn J Appl Phys. 2015;54:041103 (1-4).
- Ohguro T, Higashi Y, Okano K, Inaba S, Toyoshima Y. The optimum device parameters for high RF and analog/MS performance in planar MOSFET and FinFET. 2012 Symposium on VLSI Technology Digest of Technical Papers. Honolulu, HI: IEEE; 2012: p. 149–50. https://doi.org/10.1109/vlsit.2012.6242505
- Kunitake H, Ohshima K, Tsuda K, Matsumoto N, Sawai H, Yanagisawa Y, et al. High thermal tolerance of 25-nm c-axis aligned crystalline In-Ga-Zn oxide FET. 2018 IEEE International Electron Devices Meeting Digest of Technical Papers. San Francisco, CA: IEEE; 2018: p. 312–5. https://doi.org/10.1109/ iedm.2018.8614621
- Onuki T, Uesugi W, Tamura H, Isobe A, Ando Y, Okamoto S, et al. Embedded memory and ARM Cortex-M0 core using 60-nm c-axis aligned crystalline Indium-Gallium-Zinc oxide FET integrated with 65-nm Si CMOS. 2016 IEEE Symposium on VLSI Circuits Digest of Technical Papers: Honolulu, HI: IEEE; 2016: p. 124–5. https://doi.org/10.1109/vlsic.2016.7573504
- 34. Yamazaki S. IGZO ceramics (crystalline oxide semiconductor)-based devices for artificial intelligence. Speech at the 12th International Conference on Ceramics Materials and Components for Energy and Environmental Applications; July 30, 2018; Suntec, Singapore.
- Maeda S, Ohshita S, Furutani K, Yakubo Y, Ishizu T, Atsumi T..
   2018 IEEE International Solid-State Circuits Conference Digest of Technical Papers. San Francisco, CA: IEEE; 2018: p. 484–5. https://doi.org/10.1109/isscc.2018.8310395
- 36. Ishizu T, Nagatsuka S, Yamaguchi M, Isobe A, Ando Y, Matsubayashi D, et al. A 140 MHz 1 Mbit 2T1C gain-cell memory with 60-nm Indium-Gallium-Zinc oxide transistor embedded into 65-nm CMOS logic process technology. 2017 Symposium on VLSI Circuits Digests of Technical Papers. Kyoto, Japan: IEEE; 2017: p. 162–3. https://doi.org/10.23919/vlsic.2017.8008466
- 37. Yamazaki S, Sugimura Y, inventors; Yamazaki S, Tokyo Denki Kagaku Kogyo KK, Yamazaki Kogyo KK, assignees. 半導体メモリ装置 (Semiconductor memory device). Japanese Examined Patent Application Publication, No. S50-36955. Oct 27, 1970.

**How to cite this article:** Yamazaki S, Ohshita S, Oota M, et al. Crystalline IGZO ceramics (crystalline oxide semiconductor)—based devices for artificial intelligence. *Int J Ceramic Eng Sci.* 2019;1:6–20. <a href="https://doi.org/10.1002/ces2.10005">https://doi.org/10.1002/ces2.10005</a>